

www.FirstRanker.com

www.FirstRanker.com

Mettle

USN

1:7ELN15

# First Semester B.E. Degree Examination, Dec.2017/Jan.2018 Basic Electronics

Time: 3 hrs.

Max. Marks: 100

Note: Answer any FIVE full questions, choosing one full question from each module.

| То                        | <u>Module-1</u>                                                                                         |                    |                                                                                          |                     |  |
|---------------------------|---------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------|---------------------|--|
| го<br>Ся                  | a. Explain the operation of FIN junction though the for ward and reverse blased conditions (06 Marks)   |                    |                                                                                          |                     |  |
| cu                        | b. Derive the relation between a and $10$ . Calculate Ic and IE for transistor that has $ad_{1} = 0.98$ |                    |                                                                                          |                     |  |
| . 42                      |                                                                                                         | ~                  | and $1B = 100$ IAA.                                                                      | (06 Marks)          |  |
| <b>XI O</b>               |                                                                                                         | с.,                | With a neat circuit diagram and waveforms, explain the working of centre-tap             | full wave           |  |
| $\mathbf{L}^{\mathbf{L}}$ |                                                                                                         |                    | rectifier and derive the e fficiency for the same.                                       | (08 Marks)          |  |
|                           |                                                                                                         |                    | OR                                                                                       |                     |  |
| č∔<br>'a' 4               | 2 a                                                                                                     | a.                 | With a neat diagram, explain the operation of PNP and NPN transistor.                    | (08 Marks)          |  |
| g bb                      |                                                                                                         | b.                 | A half wave rectifier from a supply 230 V 50 Hz with step down transformer rati          | o 3:1 to a          |  |
| 0                         | —                                                                                                       |                    | resistive load of 10 Kn. The diode forward resistance is 75 f2 and transformer see       | condary is          |  |
| c.r.<br>0}                |                                                                                                         |                    | 10 Q. Calculate the DC current, DC voltage, efficiency and ripple factor.                | (06 Marks)          |  |
| Our<br>. c                |                                                                                                         | c.                 | With neat circuit diagrani, e lain•, the common emitter circuit and sketch the           | input and           |  |
| `,2 tE;                   |                                                                                                         |                    | output characteristics.                                                                  | (06 Marks)          |  |
| 74 o                      |                                                                                                         |                    | Module 2                                                                                 |                     |  |
| -<br>@ []                 | 39                                                                                                      | Wi                 | th a necessary equation and circuit explain the bage-bias transistor circuits            | (06 Marks)          |  |
| a vi                      | 5 a                                                                                                     | <br>b.             | Design an Adder using on-amp to give the output voltage.                                 | (00 Marks)          |  |
|                           |                                                                                                         |                    | $V_0 = -f2V_1 + 3V_2 + 5V_3$                                                             | (06 Marks)          |  |
| <u>ک</u><br>(چ ر          |                                                                                                         | C.                 | Derive the equations for output voltage for an inverting arianlifier and an integrator.  | (*************      |  |
| $\frac{cn Ca}{= 0}$       |                                                                                                         |                    | berre the equations for output, orage for an inverting a tupinter and an integrator.     | (08 Marks)          |  |
| a. ••)<br>σ <b>R</b>      |                                                                                                         |                    |                                                                                          |                     |  |
| ₿ď                        |                                                                                                         |                    | OR                                                                                       |                     |  |
| '52<br>i2                 | 4                                                                                                       | a.                 | Explain the characteristics of an ideal op-amp. Mention the application&                 | (06 Marks)          |  |
| Ĩ€                        |                                                                                                         | <b>b.</b> <i>I</i> | Accurately analyze the voltage divider bias which has $Vcc = 18 V$ , RI =                | = <b>33</b> KK2,    |  |
| o '?'                     |                                                                                                         |                    | R2 = 12 Ka and $RE = 1$ KO. Determine VE VC, VCE, IC and Q point, when                   | (08 Marilar)        |  |
| 0<br>                     |                                                                                                         | С. х               | h fe = 200.<br>Nrite shart nates an an-amn virtual ground concent                        | (06 Marks)          |  |
|                           |                                                                                                         |                    | white short notes on op-amp virtual ground concept.                                      | (00 Marks)          |  |
| u                         | -                                                                                                       |                    | Module-3                                                                                 |                     |  |
| •                         | 5                                                                                                       | a. I               | erform the following:                                                                    |                     |  |
|                           |                                                                                                         |                    | 1) CUIIVEI (3/343)10 — ( )16<br>ii) Subtract (28)10 — (19)10 using 2's complement method | ( <b>06 Mark</b> e) |  |
| .8                        |                                                                                                         | h                  | Realize $V = AB + CD + F$ using NAND gate                                                | (06 Marke)          |  |
| =                         |                                                                                                         | с. F               | Explain the full adder circuit with truth table. Realize the circuit for sum and ca      | rry using           |  |
| i-                        |                                                                                                         |                    | logic gates.                                                                             | (08 Marks)          |  |
|                           |                                                                                                         |                    |                                                                                          | . /                 |  |



www.FirstRanker.com

www.FirstRanker.com

17ELN15

#### OR

## 6 a Perform the following:

- i) Convert (FA27D)to = ()2  $\rightarrow$  = ()8 = ()to
- ii) Subtract 10.0101 101.1110 using l's compliment method. (06 Marks)
  b. y = A +AB+ ABC simplify and implement using logic gates and NOR gates. (06 Marks)
- c. State and prove De Morgan's theorem using two variable. (08 Marks)

#### **Module-4**

- 7 a. Bring out differences between flip flops and latches.(04 Marks)b. Explain SR flipflop with circuit diagram and truth table.(06 Marks)
  - c. With a neat block diagram explain the architecture of 8051 microcontroller. (10 Marks)

### OR

8 a. Explain the operation of NAND gate latch with circuit and truth table. (10 Marks)

b. What is stepper motor? With a neat block diagram, explain the working principle of microcontroller based stepper motor control system.

#### Module-5

|     |      | <u>Module-5</u>                                                                              |            |
|-----|------|----------------------------------------------------------------------------------------------|------------|
| 9 a | . De | efine communication. With neat:block diagram, explain the elements of commu                  | nication   |
|     |      | system. ;.                                                                                   | (06 Marks) |
|     | b.   | Derive an expression for amplitude modulation and draw the necessary waveforms.              |            |
|     |      |                                                                                              | (08 Marks) |
|     | c.   | What is transducer? Compare the active and passive transducers.                              | (06 Marks) |
|     |      |                                                                                              |            |
| 10  | a. E | Bring out the difference between amplitude modulation and frequency modulation.              |            |
|     |      | •                                                                                            | (06 Marks) |
|     | b. I | If a FM wave represented by the equation $V = 10 \sin(8x \ 10^8 + 4 \sin 1000t)$ , calculate | :          |
|     |      | i) Carrier frequency (ii). Modulating frequency                                              |            |
| 1   |      | iii) Modulation index <b>Security</b> iv) Band width                                         | (06 Marks) |
|     | C. V | With necessary diagram and equations, explain the following:                                 |            |
|     |      | i) Piezo-electric transducer                                                                 |            |
|     |      | ii) LVDT.                                                                                    | (08 Marks) |
|     |      |                                                                                              |            |
|     |      |                                                                                              |            |