## **GUJARAT TECHNOLOGICAL UNIVERSITY** BE- SEMESTER-IV (NEW) EXAMINATION – WINTER 2020 | Subject Code:2140910 Date:11 | | ./02/2021 | | |------------------------------|----------------|----------------------------------------------------------------------------------------------------------------|----------------------| | Subj | ect 1 | Name:Digital Electronics | | | • | | :30 PM TO 04:30 PM Total M | arks:56 | | Instru | | | ui iibic o | | IIIStI u | 1. | | | | | | Make suitable assumptions wherever necessary. | | | | | Figures to the right indicate full marks. | | | | ٥. | rightes to the right indicate run marks. | MARKS | | | | | | | Q.1 | (a) | • | 03 | | | <b>(b)</b> | • | 04 | | | (c) | State and prove De Morgan's theorems. | 07 | | Q.2 | (a) | Define the following general characteristics of logic families. | 03 | | | | (i) Propagation delay time (ii) Fan-in (iii) Fan - out | | | | <b>(b)</b> | | 04 | | | (c) | 1 | 07 | | Q.3 | $(\mathbf{a})$ | <u> </u> | 03 | | | <b>(b</b> ) | • | 04 | | | | I. Add the following decimal numbers using 8421 BCD equivalent codes 679.6 + 536.8 | | | | | II. Multiply the binary numbers (1011.01) X (10.1) | | | | (c) | Write a short note on XS-3 code. | 07 | | Q.4 | (a) | | 03 | | | | (2) (378.93)8 = ()2<br>(3) (B9F.AE) <sub>16</sub> = ()8<br>Explain Binary addition & subtraction with Example. | | | | | (3) $(B9F.AE)_{16} = (\underline{})_{8}$ | | | | <b>(b)</b> | Explain Binary addition & subtraction with Example. | 04 | | | (c) | Explain Hamming codes. A seven bit Hamming code is received as | 07 | | | | 1110101. What is the correct code for even parity? | | | <b>Q.5</b> | $(\mathbf{a})$ | Differentiate between sequential circuit and combinational circuit. | 03 | | | <b>(b)</b> | | 04 | | | (c) | | 07 | | | | also draw MSI circuit for the output. | | | | | <i>'</i> 3, | | | | | | | | Q.6 | (a) | What are Preset and Clear inputs with flipflop? Why are they provided | 03 | | Q.0 | (a) | with flipflop? | 03 | | | <b>(b</b> ) | | 04 | | | $(\mathbf{c})$ | | 07 | | | (0) | Describe the working of look-anead-earry adder. | 07 | | Q.7 | (a) | Design a full adder circuit using decoder and multiplexer (4:1 MUX). | 03 | | ٧٠/ | | | 03<br>04 | | | (b) | 1 71 | 0 <del>4</del><br>07 | | | (c) | 1 0 | U/ | | | | converter. Compare it with Flash A/D converter. | | | <b>Q.8</b> | (a) | 11 | 03 | | | <b>(b)</b> | | 04 | | | (c) | Explain the concept of RAM. Explain working of any one type of RAM. | 07 | \*\*\*\*\*