## www.FirstRanker.com www.FirstRanker.com | Rol | I NoTotal No. of Pag | ges : 02 | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Tot | al No. of Questions : 08 | | | | M.Tech.(ECE) (2016 Batch) EL-I (Sem2) VLSI DESIGN | | | | Subject Code: MTEC-204B<br>M.Code: 74282 | | | Time: 3 Hrs. Max. Marks: 10 | | s : 100 | | INST<br>1.<br>2. | RUCTIONS TO CANDIDATES : Attempt any FIVE questions out of EIGHT questions. Each question carries TWENTY marks. | | | | | | | 1. | (a) Design a Mod-6 counter using SR flip-flop and also convert it into counter<br>flip- flop. | r using JK<br>(14) | | | (b) What are the various types of ROM's? Discuss their relative advandisadvantages. | tages and<br>(6) | | 2. | (a) Explain memory structure of SRAM with read and write circuitry with the<br>read and write timing diagrams. | he help of<br>(10) | | | (b) Give a brief note on the looping statements available in Verilog HDL. | (10) | | 3. | A sequential network has one input(X) and two outputs ( $Z_1$ and $Z_2$ ). $Z_1$ =1 occurs every time the input sequence 010 is completed provided that the 100 has never occurred. An output $Z_2$ = 1 occurs every, time the input sequence ompleted. Note that once a $Z_2$ = 1 output has occurred, $Z_1$ = 1 can never occurred-vice-versa. Derive a Mealy state graph and table with a minimum number of state realize the network using JK flip-flops and NAND gates. | sequence<br>nce 100 is<br>ur, but not | | 4. | (a) Write a Verilog code for 4-bit binary to gray code converter using if-else sta | itement. | | | (b) Design a full-adder using : | (10) | | | i) Only NAND gates | | | | ii) Only NOR gates | | | 5. | (a) What is meta-stability in digital circuits? Discuss methods to eliminate it. | (10) | | | (b) Explain leakage currents and refresh operation in DRAM cells. | (10) | | 4 1 10 | A.7A393 | (50).1740 | www.FirstRanker.com www.FirstRanker.com - (a) List the various scalar data types and explain them with the help of examples. (10) - (b) Write a VHDL code for 4-bit Binary to Gray code converter using behavioral style of modeling. (10) - 7. (a) Explain the structural difference between a ROM and a PLA and implement the following function using ROM and PLA design: $$F(A, B, C, D) = \Sigma(0, 1, 3, 6, 8, 9, 10, 12, 15).$$ (14) - (b) Discuss the role of CLBs in FPGAs. (6) - (a) Differentiate between sequential and concurrent circuits by giving an appropriate 8. example. (10) - Www.FirstRanker.com (b) Write a short note on : (10) - i) CPLD - ii) PLA NOTE: Disclosure of Identity by writing Mobile No. or Making of passing request on any page of Answer Sheet will lead to UMC against the Student. 2 | M-74282 (S9)-1740