

## **GUJARAT TECHNOLOGICAL UNIVERSITY**

**BE - SEMESTER-VII (OLD) EXAMINATION - SUMMER 2019** 

| Subject Code: 171005 |                                   | Code: 171005 Date: 10/05/2019                                                                                                                                                                                                        | Date: 10/05/2019 |  |
|----------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|
| Tir                  | ne: 0 cructio 1. 2.               | Attempt all questions.                                                                                                                                                                                                               | 0                |  |
| Q.1                  | (a)                               | Define the following:  1. Delayed Branch 2. Load - Store Architecture 3. 3 Address Instruction format 5. Leaf Subroutine 6. Soc 7. ASIC                                                                                              | 07               |  |
|                      | <b>(b)</b>                        | <ul><li>(i) Define and classify the embedded systems with examples of each.</li><li>(ii) Describe the flow of ARM development tools for embedded system design.</li></ul>                                                            | 07               |  |
| Q.2                  | (a)<br>(b)                        | Draw the Programmer's Model of ARM Processor. Also Explain CPSR. Explain in detail ARM 3-stage pipelining with neat Sketch.  OR                                                                                                      | 07<br>07         |  |
|                      | <b>(b)</b>                        | Explain in detail ARM 5-stage pipelining with neat Sketch.                                                                                                                                                                           | 07               |  |
| Q.3                  | (a)                               | Explain the following ARM instructions with suitable example.  (i) TEQ (ii) STMDB (iii) LDMIA (iv) STMFD (v) ADDEQ  (vi) SWI (vii) BNE                                                                                               | 07               |  |
|                      | <b>(b)</b>                        | Discuss the Thumb programmer's model of ARM architecture.  OR                                                                                                                                                                        | 07               |  |
| Q.3                  | <ul><li>(a)</li><li>(b)</li></ul> | What is Stack. Explain types of stack operation supported by ARM processor along with Instruction use for Stack.  Give the properties of Thumb Operation in ARM processor. Also Explain Thumb entry & Exit Process.                  | 07<br>07         |  |
| Q.4                  | (a)                               | (i) Compare Watch dog timer and RTC.                                                                                                                                                                                                 | 07               |  |
|                      | <b>(b)</b>                        | (ii) Define 1. Socket 2. Mutex 3. Kernal Compare the advantages and disadvantages of data transfers using serial and parallel ports devices. Explain in brief I <sup>2</sup> C bus protocol.  OR                                     | 07               |  |
| Q.4                  | (a)<br>(b)                        | List the various states of process/task. Explain them with state transition diagram. Explain three modes of serial communication, 'synchronous', 'iso-synchronous' and 'asynchronous' using serial devices with one example of each. | 07<br>07         |  |
| Q.5                  | (a)                               | Explain the concept of semaphore used in embedded system software                                                                                                                                                                    | 07               |  |
|                      | <b>(b)</b>                        | Development. Lists it's types. Give brief about P & V semaphore. Explain the various methods of saving and optimizing the Power needs in RTOS environment.                                                                           | 07               |  |
| 0.5                  | (g)                               | OR                                                                                                                                                                                                                                   | 07               |  |
| Q.5                  | (a)                               | How RTOS manages the memory, give the memory management strategy of RTOS in embedded system design.                                                                                                                                  | 07               |  |
|                      | <b>(b)</b>                        | Compare cooperative scheduling and pre-emptive scheduling.                                                                                                                                                                           | 07               |  |

\*\*\*\*\*