

## www.FirstRanker.com

Enrolment No.

www.FirstRanker.com

## **GUJARAT TECHNOLOGICAL UNIVERSITY**

**BE - SEMESTER-III (NEW) EXAMINATION - SUMMER 2019** 

Subject Code: 2131704 Date: 11/06/2019

**Subject Name: Digital Logic Circuits** 

Time: 02:30 PM TO 05:00 PM Total Marks: 70

## **Instructions:**

1. Attempt all questions.

2. Make suitable assumptions wherever necessary.

3. Figures to the right indicate full marks.

|     |                   |                                                                                                                                                                                                            | MARKS          |
|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Q.1 | (a)<br>(b)        | Perform subtraction using 2's compliment of 10010 – 10011 Explain Associative Laws and De Morgan's theorems with necessary diagram, truth table.                                                           | 03<br>04       |
|     | (c)               | Design a combinational circuit for full adder and full subtractor.                                                                                                                                         | 07             |
| Q.2 | (a)<br>(b)<br>(c) | Show that AB'C+B+BD'+ABD'+A'C=B+C Convert SR flip-flop into T flip-flop. Simplify the following equation using K-map and implement using logic gates: $F(A,B,C,D) = \sum (0,1,2,3,5,7,8,9,11,14)$ OR       | 03<br>04<br>07 |
|     | (c)               | Simplify the following Boolean function by using Tabulation method. $F = \Sigma (0,1,2,8,10,11,14,15)$                                                                                                     | 07             |
| Q.3 | (a)<br>(b)<br>(c) | Convert the following number (110011.011)2to decimal and octal.  Design 3 – bit Gray code to binary code converter.  Compare various Logic Families.  OR                                                   | 03<br>04<br>07 |
| Q.3 | (a)<br>(b)<br>(c) | List out different types of memories used in digital logic circuits and define them.  What is canonical form and standard form of equation? Give examples  Design a 3-bit binary counter using T flip-flop | 03<br>04<br>07 |
| Q.4 | (a)<br>(b)<br>(c) | What is state diagram? Explain with example.  Design two inputs Ex-OR gate using 4 X 1 Multiplexer.  State the characteristics and disadvantages of Emitter Coupled Logic family.  OR                      | 03<br>04<br>07 |
| Q.4 | (a)<br>(b)<br>(c) | Explain D flip flop Explain 4-bit Magnitude Comparator in detail with necessary Boolean expression What is meant by demultiplexer? Give any Example of demultiplexer.                                      | 03<br>04<br>07 |
| Q.5 | (a)<br>(b)<br>(c) | Draw the diagram of 2 to 4 line decoder.  Compare ROM and PLA.  Draw the block diagram of Successive Approximation type ADC and explain its operation.  OR                                                 | 03<br>04<br>07 |
| Q.5 | (a)<br>(b)<br>(c) | Draw the diagram of 3 to 8 line decoder Explain arithmetic, logic and shift micro operations Explain R-2R ladder type DAC                                                                                  | 03<br>04<br>07 |

\*\*\*\*\*\*