

# Third Semester B.E. Degree Examination, Tie\&20.191JA11.2020 Digital System Design 

Time: 3 hr s .
Max. Marks: 100
Note: Answer any FIVE full questions, choosing ONE full question from each module.

## Module-1

1 a. Design a combinational circuit to output the 2's complement of a 4-bit binary number.
(07 Marks)
b. Identify all prime implicants and essential prime implicants of following function using K-map:
$\mathrm{f}(\mathrm{a} . \mathrm{b} . \mathrm{c} . \mathrm{d}) \quad \operatorname{Em} \quad(6,7,9,10,13)+\mathrm{dc}(1,4,5,11,15)$. Draw the diagram using NAND gates.
(07 Marks)
c. Expand the following in to canonical form and represent in decimal form:
i) $\quad f_{1}=a+b e+a c i d$ in to min-terms
ii) $\quad \mathrm{f} 2=\mathrm{a}(\mathrm{b}+\mathrm{c})(\mathrm{a}+\mathrm{c}+\mathrm{d})$ into max terms.
(06 Marks)

## OR

2 a. Find the minimal sum of the following Boolean function using Quine-MeClusky method:
f(a, b, c, d.) -- Em (7, 9, 12, 13, 14, 15) + dc (4, 11). (07 Marks)
Using K-map determine minimal product of sum expressions an implement the simplified equation using only NOR gates:
$f(w, x, y, z)--=7(1,2,3,4,9,10)+d(0,14,15)$.
(07 Marks)
C. Explain briefly K-map, Incompletely specified functions, essential prime implicants and Gray code.
(06 Marks)

## Module-2

3 a. Implement the following using 3 to 8 decoder with active low enable and active HIGH outputs:
i) $\quad \mathrm{f}_{\mathrm{i}}(\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d})=\mathrm{I}$ 'm ( $0, \mathrm{~h} 5,6,7,9$,
10, 15)
ii) $\quad \mathrm{f} 2(\mathrm{a}, \mathrm{b}, \mathrm{c})=7(1.3,6,7)$
(06 Marks\}
b. Explain 4-bit carry look-ahead adder with necessary diagram and relevant expressions.
(08 Marks)
c. Design 4 line to 2 line priority encoder which gives MSB the highest priority and LSB least priority.
(06 Marks)

## OR

4 a. Implement $f(a, b, c, d)=D O, 4,8,10,14,15)$ using
i) 8:1 MUX with $\mathrm{a}, \mathrm{b}, \mathrm{c}$ as select lines
ii) 4:1 MUX with $\mathrm{a}, \mathrm{b}$ as select lines.
(06 Marks)
b. Design a two bit magnitude comparator and draw the neat diagram.
(08 Marks)
c. Explain the structure of programmable logic arrays (PLA) with an example.
(06 Marks)

## Module-3

5 a. Explain clocked SR flip flop using NAND gates with necessary truth table and waveform.
(06 Marks)
b. Explain with a nlat diagram and truth table, a 4-bit SIPO shift register to store binary number 1011. .. •
(07 Marks)
c. What is race around condition? Explain JK master slave flip flop with a diagram, function table and-timing diagramwww.FirstRanker.com
(07 Marks)
181.

OR
6 a. Explain with an excitation table, the conversion of SR flip flop in to JK and D flip flop.
(06 Marks)
b. Explain the working of 4-bit Twisted Ring counter using necessary diagram and waveform.
(07 Marks)
c. Explain the working of 3-bit Asynchronous up-down counter with necessary waveform and truth table.
(07 Marks)
Module-4
7 a. Design a self correcting synchronous counter using positive edge triggered JK flip flop to count $0,1,2,4,5,6,0,1,2 \ldots$ Use the state table and state diagram.
(10 Marks)
b. Design a clocked sequential circuit which operates according to the state diagram shown in Fig.Q.7(b). Implement the circuit using negative edge triggered JK flip-flop.
(10 Marks)


Fig.Q.7(b)
OR
8 a. Construct the excitation table, transition table, state table and state diagram for the sequential circuit shown in Fig.Q.8(a).
(10 Marks)


Fig.Q.8(a)
b. Realize synchronous decade counter using T-flip-flop and draw the neat diagram. (10 Marks)

## Module-5

9 a. Design a Melay type sequence detector to detect the sequence of 101 in the given sequence of001101100101011.
(10 Marks)
b. With necessary diagram, explain the concept of serial adder with accumulators.
(10 Marks)

## OR

10 a. Design a sequential circuit to convert BCD to Excess-3 code with state table, state graph and transition table.
(10 Marks)
b. Explain the design of sequential circuit using CPLDs and give CPLD implementation of a shift register and parallel adder with accumulator.

