Roll No. Paper Id: 1 1 0 3 0 2 (SEM III) THEORY EXAMINATION 2018-19 COMPUTER ORGANIZATION AND ARCHITECTURE Time: 3 Hours Total Marks: 70 Note: 1. Attempt all Sections. If require any missing data; then choose suitably ### SECTION A Attempt all questions in brief. 2 x7 = 14 What do you understand by Locality of Reference? - Which of the following architecture is/are not suitable for realizing SIMD? - What is the difference between RAM and DRAM? - What are the difference between Horizontal and vertical micro codes? - Describe cycle stealing in DMA. - List three types of control signals. - g. Define the role of MIMD in computer architecture. Attempt any three of the following: $7 \times 3 = 21$ - a. Evaluate the arithmetic statement X = (A+B)\*(C+D) using a general register computer with three address, two address and one address instruction format a program to evaluate the expression . - Perform the division process of 00001111 by 0011 (use a dividend of 8 bits). - c. A two way set associative cache memory uses blocks of 4 words. The cache can accommodate a total of 2048 words from memory. The main memory size is 128K X 32. - Formulate all pertinent information required to construct the cache memory. - What is the size of cache memory? - d. What is associative memory? Explain with the help of a block diagram. Also mention the situation in which associative memory can be effective utilized. - A Computer uses a memory unit with 256K words of 32 bits each. A binary instruction code is stored in one word of mentory. The instruction has four parts: an indirect bit, an operation code, a register code part to specify one of 64 registers and - (i) How many bits are there in the operation code, the register code part and the address part? - (ii) Draw the instruction word format and indicate the number of bits in each part. (iii) How many bits are there in the data and address inputs of the memory? AGANISH KURAN JHA | 31-DeckJU18 99:06:10 | 157,574,262,131 NWW.FirstRank 5. # www.FirstRanker.com - Attempt any one part of the following: - Write short notes on: - (i) Instruction pipeline. - (ii) DMA based data transfer. (b) Explain the difference between vectored and non-vectored interrupt. Explain stating examples of each. ## Attempt any one part of the following: 7x 1 = 10 - Draw the flow chart of Booth's Algorithm for multiplication and show the multiplication process using Booth's Algorithm for (-7) X (+3). - Write short notes on: - Amdahl's Law (i) - Pipelining (ii) Attempt any one part of the following: $7 \times 1 = 10$ - What is a microprogram sequencer? With block diagram, explain the working of microprogram sequencer. - Draw a flowchart for adding and subtracting two fixed point binary numbers where negative numbers are signed 1's complement presentation. - Attempt any one part of the following: - Give the block diagram of DMA controller. Why are the read and write control lines in a DMA controller bidirectional? - Explain all the phases of instruction cycle. Attempt any one part of the following Explain the basic concept of Hardwired and Software control unit with neat | ) | | 1 | 2 | 3 | 4 | 5 | . ^ 6 | |---|----|------|---|---|---|-------|-------| | | S1 | X | | | | 4. | X | | | S2 | 16/2 | X | | | /X, | 4 | | | S3 | 12. | | X | | W. m. | | | | S4 | | | | X | 9. * | | | Γ | S5 | | X | | | | X | For the following Reservation table: - Calculate the set of the forbidden latencies and collision vector. - Draw a state diagram, showing all possible initial sequences (cycles) without a collision in the pipeline. - iii. Simple cycles (SC) - Greedy cycles among simple the cycles iv. - MAL (minimum average latency) - What is the minimum allowed constant cycles vi. - Maxi. Throughput vii. - Throughput if the minimum constant cycle is used. viii. MAN FIRSTRANKE MARISH KUMAR JHA | 31-Dec-2018 09:05:18 | 157.54.242.131