# II B. Tech II Semester Supplementary Examinations, November-2017 <br> SWITCHING THEORY AND LOGIC DESIGN 

(Com. to EEE, ECE, ECC, EIE)
Time: 3 hours
Max. Marks: 70

> Note: 1. Question Paper consists of two parts (Part-A and Part-B)
> 2. Answer ALL the question in Part-A
> 3. Answer any THREE Questions from Part-B

## PART - A

1. a) Explain different methods used to represent negative numbers in binary system.
b) Draw 3 -variable and 4 -variable K-map and define pair, quad and octet.
c) Which gate can be used as parity checker? Why?
d) Write short notes on RS Flip Flop using NAND gates.
e) A clocked sequential circuit is provided with a single input x and single output Z . Whenever the input produce a string of pulses 111 or 000 and at the end of the sequence it produce an output $\mathrm{Z}=1$ and overlapping is also allowed. Obtain State Diagram.
f) Write a short notes on PROM.

## PART -B

2. a) Reduce the following Boolean Expressions :
i) $\mathrm{AB}+\mathrm{A}(\mathrm{B}+\mathrm{C})+\mathrm{B}^{\prime}(\mathrm{B}+\mathrm{D})$
ii) $A+B+A^{\prime} B^{\prime} C$
iii) $A^{\prime} \mathrm{B}+\mathrm{A}^{\prime} \mathrm{BC}+\mathrm{A}^{\prime} \mathrm{BCD}+\mathrm{A}^{\prime} \mathrm{BC}^{\prime} \mathrm{D}^{\prime} \mathrm{E}$
iv) $\mathrm{ABEF}+\mathrm{AB}(\mathrm{EF})^{\prime}+(\mathrm{AB})^{\prime} \mathrm{EF}$
b) Obtain the Dual of the following Boolean expressions.
i) $x^{\prime} y z+x^{\prime} y z '+x y^{\prime} z^{\prime}+x y^{\prime} z$
ii) $x^{\prime} y z+x y^{\prime} z^{\prime}+x y z+x y z '$
iii) $x^{\prime} z+x^{\prime} y+x y^{\prime} z+y z$
iv) $x^{\prime} y^{\prime} z^{\prime}+x^{\prime} y z^{\prime}+x y^{\prime} z^{\prime}+x y^{\prime} z+x y z '$
3. Simplify the following Boolean expressions using K-map and implement them using NOR gates: i) $\mathrm{F}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=\mathrm{AB}^{\prime} \mathrm{C}^{\prime}+\mathrm{AC}+\mathrm{A}^{\prime} \mathrm{CD}^{\prime}$
ii) $\mathrm{F}(\mathrm{W}, \mathrm{X}, \mathrm{Y}, \mathrm{Z})=\mathrm{W}^{\prime} \mathrm{X}^{\prime} \mathrm{Y}^{\prime} Z^{\prime}+\mathrm{WXY} \mathrm{Z}^{\prime}+\mathrm{W}^{\prime} \mathrm{X}^{\prime} Y Z+W X Y Z$.
4. Design a combinational circuit that converts a decimal digit from 2,4,2,1 code to 8, 4,-2,-1 code.
5. a) List the PLA programming table for the BCD to excess-3 code converter.
b) A ROM chip of $4,096 \times 8$ bits has two clip select inputs and operates from a 5 -volt power supply. How many pins are needed for the integrated circuit package? Draw the block diagram of this ROM.
6. a) What is race around condition? How it is avoided in master-slave JK flip-flop. Explain with necessary diagrams.
b) Draw the logic diagram of an SR latch with control input using NAND gates.
7. a) Write the differences between Mealy and Moore type machines.
b) A sequential circuit has 2 inputs $w 1=w 2$ and an output z . It's function is to compare the $\mathrm{i} / \mathrm{p}$ sequence on the two $\mathrm{i} / \mathrm{p}$ 's. If $w 1=w 2$ during any four consecutive clock cycles, the circuit produces, $\mathrm{z}=1$ otherwise $\mathrm{z}=0, w 1=0110111000110, w 2=1110101000111$, $\mathrm{z}=0000100001110$.
