#### www.FirstRanker.com R13 #### Code No: 115AH () 4. ) + ## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B. Tech III Year I Semester Examinations, November - 2015 IC APPLICATIONS | | (Electrical and Electronics Engineering) | | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | Time: | 3 hours Max. Marks | s: 75 | | Note: | This question paper contains two parts A and B. Part A is compulsory which carries 25 marks. Answer all questions in Part A. Paconsists of 5 Units. Answer any one full question from each unit. Each question can 10 marks and may have a, b, c as sub questions. | art B<br>arries | | | PART - A (25 Marks) | | | 1.a) b) c) d) e) f) g) h) i) | Draw a CMOS tri state buffer and explain. What do you mean by voltage regulator? Discuss the types in it. Discuss the following: input bias current, input off set current and thermal drift. Design a notch filter to eliminate 120Hz signal. What are the advantages of active filter over passive filter? What are the features of 555 timers? Explain the importance of control voltage pin 5 of the timer 555. An 8 bit successive approximation type ADC is driven by a 1MHz clock. Find conversion time. | 2] 3] 2] 3] 2] 3] 2] 3] 1 the 2] 3] | | 3/ | PART - B (50 Marks) | | | | | | | 2.a)<br>b) | Explain the operation and use a TTL gate with an open-collector output. Discuss the logic levels and noise margin with reference to TTL family. OR | 5+5] | | 3.a)<br>b) | Explain the operation of the CMOS gate with open drain output. Draw a standard two input TTL NAND gate and explain the operation. | 5+5] | | 4.a) | The input signal $V_i$ to an op amp id 0.04 sin $1.13 \times 10^5$ t is to be amplified to maximum extent. How much maximum gain can be had by using op amp with a rate of 0.4V/sec. | the<br>slew | | b) | | 5+5] | | 5.a) | Explain and draw the output waveforms of the ideal integrator circuit when the inp i) sine wave ii) square wave and iii) step input. | ut is | | b) | Design a op amp circuit which can give the output as $V_0 = 2V_1 - 3V_2 + 4V_3 - 5V_4$ . | 5+5] | | 6.a)<br>b) | OR | 5+5] | | 7.a) | Explain with the help of the neat diagram and waveforms working of triangular v | vave | | b) | generator. Discuss the applications of VCO. | 5+5] | (3) # www.FirstRanker.com ## www.FirstRanker.com | 8.a) | Design a 555 based square wave generator to produce a symmetrical square | wave of | |-------|----------------------------------------------------------------------------------------|---------| | | 1KHz. If V <sub>CC</sub> =12V draw the voltage across timing capacitor and the output. | | | b) | Give the applications of Astable multivibrator. | [5+5] | | - / | OR | | | 9.a) | Derive the Lock range and capture range in PLL. | | | b) | Explain the PLL as a FM detector. | [5+5] | | 10.a) | Explain the working of weighted resistor D/A converter and state its features. | [5.5] | | b) | Find the resolution of a 12 bit D/A converter. | [5+5] | | | OR | | | 11.a) | Explain the working of dual slope A/D converter. | | | b) | Draw the IC 1408 DAC pin diagram and explain. | [5+5] | | | | | | | | | | | <u> </u> | |