

www.FirstRanker.com

www.FirstRanker.com

Code No: R21054

**R10** 



## II B. Tech I Semester Supplementary Examinations, Dec- 2015 **DIGITAL LOGIC DESIGN** (Com. to CSE, IT)

| Time: 3 hours Max. Max                                                     |          |                                                                                                                                                                                                                                  | . Marks: 75  |
|----------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Answer any <b>FIVE</b> Questions<br>All Questions carry <b>Equal</b> Marks |          |                                                                                                                                                                                                                                  |              |
| 1.                                                                         | a)       | Convert the following numbers with the indicated bases into decimal numbers:                                                                                                                                                     | (8M)         |
|                                                                            | b)       | i) $(12121.12)_3$ ii) $(4310)_5$ iii) $(5AB.126)_{16}$<br>What is 'r' s complement method and (r-1)'s complement method. Explain?                                                                                                | (7M)         |
| 2.                                                                         | a)       | Realize EX-NOR gate using universal gates separately?                                                                                                                                                                            | (7M)         |
|                                                                            | b)       | Find the complement of the following Boolean expressions:<br>i) $(A\vec{B}+C)D+E$ ii) $AB(\vec{C}D+C\vec{D})+\vec{A}B(\vec{C}+D)(C+\vec{D})$                                                                                     | (8M)         |
| 3.                                                                         | a)       | Simplify the following Boolean function 'F' together with the don't care condition d;<br>Then express the simplified function in sum of minterms :<br>i) $F(W X X Z) = \sum (0.1.2.4.5.11.12)$ given $d(X X Z) = \sum (3.6.7.9)$ | (8M)         |
|                                                                            | b)       | Draw the logic diagram for the simplified above function?                                                                                                                                                                        | (7M)         |
| 4.                                                                         | a)       | Design a combinational logic circuit with three inputs and one output. Given that the output is equals to logic-1 when binary value of the input is less than 3. The output is logic-0 otherwise?                                | (9M)         |
|                                                                            | b)       | Draw the block diagram and truth table for Half Adder? Explain it with a k-<br>map?                                                                                                                                              | (6M)         |
| 5.                                                                         | a)       | Construct a 16 X 1 MUX with the help of two 8 X 1 MUX and one 2 X 1 MUX use block diagram for multiplexer?                                                                                                                       | (8M)         |
|                                                                            | b)       | Explain clearly about Priority Encoder?                                                                                                                                                                                          | (7M)         |
| 6.                                                                         | a)<br>b) | Explain the architecture of a PAL with the help of neat diagram ?<br>How can a PLD be programmed by using a computer? Explain?                                                                                                   | (8M)<br>(7M) |
| 7                                                                          | 0)<br>a) | Realize the master slave D flip flop using only NAND gates?                                                                                                                                                                      | (7M)         |
| 1.                                                                         | a)<br>b) | Discuss clearly the SR to D flip flop conversion?                                                                                                                                                                                | (7M)         |
| 8.                                                                         | ,        | Write short notes on the following: i) Binary Ripple Counter ii) Ring Counter                                                                                                                                                    | (15M)        |

1 of 1