# II B. Tech II Semester Supplementary Examinations, April-2018 <br> SWITCHING THEORY AND LOGIC DESIGN <br> (Com. to EEE, ECE, ECC, EIE) <br> Max. Marks: 70 

Time: 3 hours

> Note: 1. Question Paper consists of two parts (Part-A and Part-B)
> 2. Answer ALL the question in Part-A
> 3. Answer any THREE Questions from Part-B

## PART -A

1. a) Convert the following to Decimal
i) $(23111)_{6}$
ii) $(7667)_{8}$
b) Write short note on prime implicant chart
c) What is a Hazard in a Digital system?
d) Write short notes on PROM.
e) Explain about the. J-K Master slave flip flop
f) Compare Melay and Moore models

## PART -B

2. a) Draw the NAND logic diagram that implements the complement of the following function. $\mathrm{F}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=\Sigma(0,1,2,3,4,8,9,12)$
b) Obtain the complement of the following Boolean expressions.
i) $A^{\prime} C^{\prime}+A B C+A C^{\prime}$
ii) ( $\left.x^{\prime} y^{\prime}+z\right)^{\prime}+z+x y+w z$
iii) $\mathrm{A}^{\prime} \mathrm{B}\left(\mathrm{D}^{\prime}+\mathrm{C}^{\prime} \mathrm{D}\right)+\mathrm{B}\left(\mathrm{A}+\mathrm{A}^{\prime} \mathrm{CD}\right)$
iv) $\left(\mathrm{A}^{\prime}+\mathrm{C}\right)\left(\mathrm{A}^{\prime}+\mathrm{C}^{\prime}\right)\left(\mathrm{A}+\mathrm{B}+\mathrm{C}^{\prime} \mathrm{D}\right)$
3. Reduce the following function using six variable K - map $F=\Sigma m(0,2,5,7,9,11$, $14,16,18,21,23,27,30,32,34,36,41,43,44,48,50,52,53,59,60,61)$.
4. a) Design a $32: 1$ Multiplexerasing two $16: 1$ and $2: 1$ Multiplexers.
b) Design a circuit to convert Excess-3 code to BCD code Using a 4-bit Full adder.
5. Write a brief note on:
i) Architecture of PLDs ii) Capabilities and the limitations of threshold gates.
6. a) What is Flip-Flop? Explain excitation tables of all Flip-flops.
b) Explain Johnson counter with diagram.
7. a) A clock mode sequential circuit has to provide $\mathrm{z}=1$ whenever the input completes the Sequence of pulses 1010 and overlapping is allowed. Draw the state diagram and obtain minimal state using partition method
b) Draw the state diagram of mod-8 Up - Down counter in Moore model and obtain its state table.

1 of 1

