

www.FirstRanker.com

## Code No: MC1312/R13

## MCA I Semester Supplementary Examinations, January-2018 DIGITAL LOGIC AND COMPUTER ORGANIZATION

## Time: 3 Hours

Max. Marks: 60

| Answer Any <b>FIVE</b> Questions<br>All Questions Carry Equal Marks |        |                                                                                                                                                   |          |
|---------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 1.                                                                  | a      | Convert the following binary number to their equivalent decimal and hexadecimal (base 16) representation. i) 101101.0101 ii) 1010.0111 iii) 10.01 | 6M       |
|                                                                     | b      | Discuss the Logic Gates with neat sketches.                                                                                                       | 6M       |
| 2.                                                                  | a<br>b | Explain DTL and TTL NAND Gates.<br>Realize the expression $g = a.b.c' + d + f' + a.e'$ using NAND gates.                                          | 6M<br>6M |
| 3.                                                                  | a      | Perform the following arithmetic operations assuming that the decimal digits are coded in 8421 code<br>i)24+16 ii) 12+13 iii) 84 - 97             | 6M       |
|                                                                     | b      | Explain a Four-bit Adder with neat sketch.                                                                                                        | 6M       |
| 4.                                                                  | a<br>b | Define addressing mode? Explain direct addressing mode with example.<br>Write the features of SMAC2.                                              | 6M<br>6M |
| 5.                                                                  | a<br>b | Define ROM? Explain it.<br>What is Interrupt? Explain Single level Interrupt Processing.                                                          | 6M<br>6M |
| 6.                                                                  |        | Draw the functional block diagram of Dynamic Random Access Memory and explain it.                                                                 | 12M      |
| 7.                                                                  | a<br>b | Define Control Memory? Explain Micro program Sequencer.<br>Write a note on register sets.                                                         | 6M<br>6M |
| 8.                                                                  |        | Design the combinatorial circuits with multiplexers.                                                                                              | 12M      |

1 of 1

## FirstRnker.com

www.FirstRanker.com