

www.FirstRanker.com

www.FirstRanker.com

| Rol                                                                                                                                                            | I No. Total No. of Pages : 02                                                                                                                                                                                                                     |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Total No. of Questions : 08                                                                                                                                    |                                                                                                                                                                                                                                                   |  |  |
| M.Tech.(VLSI D) (2016 & Onwards) (Sem.–1)<br>VLSI DESIGN CONCEPTS<br>Subject Code : MTVL-102<br>Paper ID : [74141]                                             |                                                                                                                                                                                                                                                   |  |  |
| IIM                                                                                                                                                            | Time : 3 Hrs.Max. Marks : 100                                                                                                                                                                                                                     |  |  |
| <ul> <li>INSTRUCTION TO CANDIDATES :</li> <li>1. Attempt any FIVE questions out of EIGHT questions.</li> <li>2. Each question carries TWENTY marks.</li> </ul> |                                                                                                                                                                                                                                                   |  |  |
| Q1.                                                                                                                                                            | Consider a MOS system with the following parameters : (20)                                                                                                                                                                                        |  |  |
|                                                                                                                                                                | $T_{OX} = 200$ Å                                                                                                                                                                                                                                  |  |  |
|                                                                                                                                                                | $\phi_{\rm GC} = -0.85 \ {\rm V}$                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                | $N_A = 2 \times 10^{15} \text{ cm}^{-3}$                                                                                                                                                                                                          |  |  |
|                                                                                                                                                                | $Q_{0x} = q \ 2 \times 10^{11} \ \mathrm{C/cm}^2$                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                | a) Determine the threshold voltage $V_{TQ}$ under zero bias at room temperature                                                                                                                                                                   |  |  |
|                                                                                                                                                                | (T = 300 K). Note that $\varepsilon_{ox} = 3.97 \varepsilon_{0}$ and $\varepsilon_{si}$ , = 11.7 $\varepsilon_{0}$ .                                                                                                                              |  |  |
|                                                                                                                                                                | b) Determine the type (p-type or n-type) and amount of channel implant                                                                                                                                                                            |  |  |
|                                                                                                                                                                | $(N_1/cm^2)$ required to change the threshold voltage to 0.8 V.                                                                                                                                                                                   |  |  |
| Q2.                                                                                                                                                            | Draw the Voltage transfer characteristics of CMOS inverter circuits with labeling of all different regions. Also, explain the state of driver and load transistor in different regions Also calculate the V <sub>OH</sub> for CMOS inverter. (20) |  |  |
| Q3.                                                                                                                                                            | Design a circuit to implement the same logic function as shown in Fig. 1. but using NOR gates. Draw a transistor level schematic and use nMOS enhancement depletion (E-D) technology. (20)                                                        |  |  |
|                                                                                                                                                                |                                                                                                                                                                                                                                                   |  |  |

www.FirstRanker.com

Fig.1

Ā

B-

**1** | M - 74141

-F

FirstRanker.com

www.FirstRanker.com

| Q4. | a) Briefly outline the needs for low power VLSI chips.                                                                                                      | (5)          |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
|     | b) Derive the equation for power dissipation in digital VLSI circuits, taking into according the charging and discharging of capacitances in CMOS circuits. | ount<br>(10) |
|     | c) Explain the different sources of power dissipation in CMOS circuits.                                                                                     | (5)          |
| Q5. | With relevant response curves explain the transmission gate output characteristics change in control input and for change in switched input.                | for<br>(20)  |
| Q6. | List out advantages of CMOS over nMOS by giving an example of inverter circuit.                                                                             | (20)         |
| Q7. | Explain the difference between VTCMOS circuits and MTCMOS circuits.                                                                                         | (20)         |
| Q8. | Explain what is the impact of transistor sizing, oxide thickness and technology scaling low power electronics?                                              | g on<br>(20) |

www.FirstRanker.com

**2** M - 74141

(S27)-1085