Subject Code: 161004
GUJARAT TECHNOLOGICAL UNIVERSITY
--- Content provided by FirstRanker.com ---
SEMESTER-VI(OLD) - EXAMINATION - SUMMER 2019
Subject Name: VLSI Technology And Design
Time: 10:30 AM TO 01:00 PM
Instructions:
- Attempt all questions.
- Make suitable assumptions wherever necessary.
- Figures to the right indicate full marks.
--- Content provided by FirstRanker.com ---
- Q.1
- Draw & explain Y Chart. (07)
- Explain basic steps of LOCOS isolation with necessary diagram. (07)
- Q.2
- Derive the current equation for an n channel MOSFET transistor operating in the saturation region. (07)
- Calculate the threshold voltage VT0, for a polysilicon gate n-channel MOS transistor, with the following parameters: Substrate doping density Na = 1016 cm-3, polysilicon gate doping density Np=2x1020 cm-3, gate oxide thickness tox = 500Å, and oxide interface fixed charge density Nox = 4x1010 cm-2. (KT/q=0.026V, ni= 1.45x1010 cm-3, e0= 8.85x10-14 F/cm, esi= 11.7x e0 F/cm, eox= 3.97x e0 F/cm) (07)
OR
Discuss different operating regions of the MOSFET and derive the equation for the depth of depletion region width. (07)
- Q.3
- Draw the inverter circuit with resistive type load. Derive critical voltages points VOH, VOL, VIH and VIL. (07)
- Consider a CMOS inverter circuits with the following parameters: VDD= 3.3V, VT0n = 0.6V, VT0p = -0.7V, kn = 200uA/v2 , kp = 80uA/v2. Calculate the noise margin of the circuit. (07)
OR
Explain Elmore delay calculation method for complex RC network. Derive the formula for Elmore delay Tpn. (07)
- Q.4
- Consider a resistive load inverter circuit with VDD = 5v, k' = 20uA/V2, VT0 = 0.8v, RL =200kO and W/L =2: Calculate the critical voltages VOH, VOL, VIH and VIL on the VTC and find the noise margins of the circuits. (07)
- Realize the Boolean function F= [(A(D+E)+BC]’ using NMOS depletion load. (07)
- Q.5
- Explain in detail CMOS SR latch circuit based on NOR2. (07)
OR--- Content provided by FirstRanker.com ---
Implement F= A XOR B using eight transistor CMOS transmission gate. (07) - Draw CMOS negative edge triggered master slave D flip-flop & explain its working. (07)
- Explain in detail CMOS SR latch circuit based on NOR2. (07)
--- Content provided by FirstRanker.com ---
--- Content provided by FirstRanker.com ---
--- Content provided by FirstRanker.com ---
- Q.5
- Explain the basic principal of pass transistor circuit. Explain Logic ‘1’ transfer and logic ‘0’ transfer. (07)
- What is latch up? Mention the causes of the latch-up and its prevention techniques for CMOS inverter. (07)
--- Content provided by FirstRanker.com ---
OR
What is the need for voltage bootstrapping? Explain dynamic voltage bootstrapping circuit with necessary mathematical analysis. (07)
Explain in detail: Adhoc testable design techniques. (07)
Date: 20/05/2019
--- Content provided by FirstRanker.com ---
Total Marks: 70
--- Content provided by FirstRanker.com ---
This download link is referred from the post: GTU BE 2019 Summer Question Papers || Gujarat Technological University