Subject Code: 2131004
GUJARAT TECHNOLOGICAL UNIVERSITY
--- Content provided by FirstRanker.com ---
BE - SEMESTER-III (NEW) EXAMINATION — SUMMER 2019Subject Name: Digital Electronics
Time: 02:30 PM TO 05:00 PM
Instructions:
- Attempt all questions.
- Make suitable assumptions wherever necessary.
- Figures to the right indicate full marks.
--- Content provided by FirstRanker.com ---
Q.1
- (a) Represent following numbers in 8 Bit Binary representation:
(i) (126)10 (ii) (79)10 (iii) (-128)10 03 - (b) State and explain De Morgan’s theorems with truth tables. 04
- (c) Do as directed. 07
- Find 8 bit representation of (-1)10=( )2
- Find A+A'B =
- ______ and ______ can work as universal gates.
- Define term: Propagation Delay
- By keeping one input HIGH, NAND gate can work as Inverter to second input. (T/F)
- Convert (FFFF)16=( )10
- Convert (125.625)10=( )2
--- Content provided by FirstRanker.com ---
--- Content provided by FirstRanker.com ---
Q.2
--- Content provided by FirstRanker.com ---
- (a) Simply Boolean Function : F=A'B'C+A'BC+AB'C. 03
- (b) Find the Boolean Equation for following circuit and simplified Boolean equation. 04
- (c) Draw logic circuit of Full Adder and Full Subtractor with truth table. 07
OR
- (c) Generate AND, OR, NOT, EXOR and EX-NOR gate using NAND as a universal gate. 07
--- Content provided by FirstRanker.com ---
Q.3
- (a) Obtain canonical Sum of Product form of following function: F=AB+ACD. 03
- (b) Draw logic circuit of 2x4 Decoder. 04
- (c) Simply Boolean function for F(W,X,Y,Z) = S (0, 1, 2, 4, 5, 6, 8, 9, 12, 13, 14) 07
OR
- (a) Explain working of Half Adder circuit with diagram. 03
- (b) Draw logic circuit for 2-Bit Magnitude Comparator. 04
- (c) Design 1-Bit Full Adder using 3x8 Decoder. 07
--- Content provided by FirstRanker.com ---
Q.4
- (a) Draw the circuit diagrams and Truth table of all the Flip flops (SR, D). 04
- (b) Derive and draw logic circuit for BCD to Excess-3 Code converter. 07
OR
- (a) Draw logic diagram, graphical symbol and Characteristic table for clocked T flip-flop. 03
- (b) Explain 4-Bit serial in serial out shift register. 04
- (c) Explain working of master-slave JK flip-flop with necessary logic diagram, state equation and state diagram. 07
--- Content provided by FirstRanker.com ---
--- Content provided by FirstRanker.com ---
Q.5
- (a) Give comparison of TTL and CMOS family. 03
- (b) Draw and explain Ring counter. 04
- (c) Design synchronous counter for sequence: 0->1->2->3->4->5->7->0 using T flip-flop. 07
OR
- (a) What is race around condition in JK flip flop? 03
- (b) Write short note on Programmable Logic Arrays. 04
- (c) Explain the Fundamental Mode Model of Asynchronous State Machine with suitable example. 07
--- Content provided by FirstRanker.com ---
Date: 11/06/2019
Total Marks: 70
--- Content provided by FirstRanker.com ---
This download link is referred from the post: GTU BE 2019 Summer Question Papers || Gujarat Technological University
--- Content provided by FirstRanker.com ---